# Indium Phosphide based Membrane Photodetector for Optical Interconnects on Silicon

P.R.A. Binetti<sup>(1)</sup>, X.J.M. Leijtens<sup>(1)</sup>, T. de Vries<sup>(1)</sup>, Y.S. Oei<sup>(1)</sup>, O. Raz<sup>(1)</sup>, L. Di Cioccio<sup>(2)</sup>, J.-M. Fedeli<sup>(2)</sup>, C. Lagahe<sup>(3)</sup>, R. Orobtchouk<sup>(4)</sup>, J. Van Campenhout<sup>(5)</sup>, D. Van Thourhout<sup>(5)</sup>, P.J. van Veldhoven<sup>(1)</sup>, R. Nötzel<sup>(1)</sup> and M.K. Smit<sup>(1)</sup>

*Abstract*—We have designed, fabricated and characterized an InP-based membrane photodetector on an SOI wafer containing a Si-wiring photonic circuit. New results on RF characterization up to 20 GHz are presented. The detector fabrication is compatible with wafer scale processing steps, guaranteeing compatibility towards future generation electronic IC processing.

#### I. INTRODUCTION

**F**OR future generation electronic ICs, a bottleneck is expected at the interconnect level. The integration of optical sources, waveguides and detectors forming a photonic interconnect layer on top of the CMOS circuitry is a promising solution, providing bandwidth increase, immunity to EM noise and reduction in power consumption [1]. This solution is investigated within the European project PICMOS<sup>1</sup>. In that context, the interconnect layer is built as a passive Si photonic waveguide layer and the InP-based photonic sources and detectors are fabricated in a way compatible with wafer scale processing steps. This approach combines the advantages of high quality Si wires with the excellent properties of InP-based components for light generation and detection. The integration technique that is investigated here assures compatibility towards future generation electronic ICs and is based on a die-towafer molecular bonding technology [2]. Experimental results on a full optical link, including lasers and detectors, were reported in [3]. In this paper, we focus on the photodetector (PD): device design, fabrication and measurement results are presented, including device characterization up to 20 GHz.

#### II. DESIGN

In order to detect the light, it first has to be coupled from the Si wire into the PD structure. In our approach, that is realized by means of an InP membrane input waveguide on top of the SOI wafer containing the Si photonic wiring (see Fig. 1). The two waveguides act as a synchronous coupler that

(3) TRACIT Technologies, Zone Astec $15\,$ rue des Martyrs, 38054 Grenoble, France.



Fig. 1. Photodetector structure. The coupling from the Si waveguide layer to the PD is realized via the InP membrane input waveguide, on top of which the detector is stacked. A cross section of the coupler is schematically shown.

transfers the optical signal from the Si wire into the transparent InP waveguide, which guides it to the PD absorption region stacked on top of the transparent laver. The detector structure is built as an InGaAs absorption layer sandwiched between a highly p-doped InGaAs contact layer and a highly n-doped InP layer, which is also used for realizing the membrane waveguide, and has a footprint of  $5 \times 10 \ \mu m^2$ . We chose a total detector thickness of 1 µm in order to ease integration with the  $\mu$ -disk lasers described in [3]. The thickness also results from a trade-off between device speed and efficiency: simulation results show that with our PD configuration, an internal quantum efficiency of > 70% and a 3-dB bandwidth of 25 GHz are expected, as we reported in [4]. The detector input InP coupler was designed with a cross section geometry of  $0.25 \times 1 \,\mu\text{m}^2$  and a length of 14  $\mu\text{m}$  to achieve mode matching with the Si photonic waveguide, which is  $500 \times 220 \text{ nm}^2$  [4]. Details about design, fabrication and characterization of the Si waveguides are extensively presented in [5].

## III. FABRICATION

The PD layer stack was grown on a 2" InP wafer. It was sawn in dies that were then molecular-bonded upside down on an SOI wafer, in which the Si waveguides had been defined, and the InP substrate was removed from the dies by a combination of CMP and wet-chemical etching. Afterwards, the PD pattern was aligned on the Si structures by e-beam lithography and transfered to a SiO<sub>2</sub> hard mask.

<sup>(1)</sup> COBRA Research Institute, Technische Universiteit Eindhoven, Postbus 513, 5600 MB Eindhoven, The Netherlands. e-mail: p.r.a.binetti@tue.nl.

<sup>(2)</sup> CEA-LETI, Minatec 17 rue des Martyrs, 38054 Grenoble, France.

<sup>(4)</sup> INL, Université de Lyon; Institut des Nanotechnologies de Lyon INL-UMR5270, CNRS, France.

<sup>(5)</sup> Ghent University - IMEC, INTEC, St Pietersnieuwstraat 41, B-9000 Gent, Belgium.

We acknowledge the support of the EU IST-PICMOS project and the Dutch National Smartmix Memphis project.

<sup>&</sup>lt;sup>1</sup>Photonic Interconnect Layer on CMOS by Wafer-Scale Integration (PIC-MOS), http://picmos.intec.ugent.be



Fig. 2. Picture of the chip. PDs are grouped in blocks (8 devices/block). RF pads and Si grating couplers are indicated. In the close-up box, a PD and the initial part of the Ground-Signal-Ground (GSG) RF metal pads are shown.



Fig. 3. Measured photocurrent for 0, 25 and 50  $\mu W$  optical input power as a function of the detector applied bias voltage.

Then, the SOI wafer was sawn into samples, to allow for processing in our clean room. The PD structure was defined using III-V conventional wet- and dry-etching techniques. A polyimide layer was used to planarize the chip and provide electrical isolation and a Ti/Pt/Au metal stack was evaporated and patterned by lift-off. Si grating fiber couplers were also integrated in the Si waveguide layer to allow for on-wafer characterization [6]. Fabricated devices are shown in Fig. 2.

### **IV. EXPERIMENTAL RESULTS**

The detector DC characterization was performed by using a tunable laser source (TLS) and a polarization controller to couple TE-polarized light through the grating coupler into the Si waveguide. A source-meter unit was used to reversely bias the PD and to read out the generated photocurrent. The photodiode generated photocurrent as a function of the applied bias voltage was measured for 0, 25 and 50  $\mu$ W input powers (see Fig. 3). A dark current around 1.6 nA was registered at -4 V. The PD responsivity was calculated to be R = 0.45 A/W, which is a conservative value, as the grating coupler maximum efficiency was assumed (maximum 20% at 1575 nm). Such responsivity corresponds to a quantum efficiency of 35%,



Fig. 4. Detector frequency response.

which includes the efficiency of the InP membrane coupler and the internal quantum efficiency of the pin-detector itself. Dynamic measurements were performed in the range of 130 MHz to 20 GHz with an Agilent HP8703A lightwave component analyzer (LCA), used for small signal modulation of the input optical power from the TLS and for reading out the RF electrical signal generated by the PD. Results are presented in Fig. 4, which shows a rather flat frequency response up to 20 GHz, except for oscillations around 17 GHz, probably due to non-ideal de-embedding of the RF components used in the set-up, and around 2 GHz, caused by the optical module of our LCA, not working properly below that point.

# V. CONCLUSION

We presented a 50  $\mu$ m<sup>2</sup> InP-based photodetector fabricated on samples bonded to an SOI wafer containing Si waveguides, suitable for an optical interconnect layer on top of CMOS ICs. Measurements recorded a responsivity *R*=0.45 A/W and a rather flat frequency response up to 20 GHz.

#### References

- [1] International Technology Roadmap for Semiconductors (ITRS), http://public.itrs.net.
- [2] L. Di Cioccio et al., "Recent results on advanced molecular wafer bonding technology for 3D integration on silicon," in *Wafer Bonding Conference*. Quebec, 2005.
- [3] D. Van Thourhout, J. V. Campenhout, P. Rojo-Romeo, P. Regreny, C. Seassal, P. Binetti, X. Leijtens, R. Nötzel, M. Smit, L. Di Cioccio, C. Lagahe, J.-M. Fedeli, and R. Baets, "Picmos - a photonic interconnect layer on cmos," in *Proc. 33rd Eur. Conf. on Opt. Comm. (ECOC '07)*. Berlin, Germany, Sep. 16–20 2007, p. 6.3.1.
- [4] P. Binetti, X. Leijtens, M. Nikoufard, T. de Vries, Y. Oei, L. D. Cioccio, J.-M. Fedeli, C. Lagahe, R. Orobtchouk, C. Seassal, J. V. Campenhout, D. V. Thourhout, P. van Veldhoven, R. Nötzel, and M. Smit, "InP-based Membrane Photoetectors for Optical Interconnects to Si," in *Proc. 4th Group IV Photonics 2007*. Tokyo, Japan, Sep. 19–21 2007.
- [5] B. Han, R. Orobtchouk, T. Benyattou, P. Binetti, S. Jeannot, J.-M. Fedeli, and X. Leijtens, "Comparison of optical passive integrated devices based on three materials for optical clock distribution," in *Proc. 13th Eur. Conf. on Int. Opt. (ECIO '07)*. Copenhagen, Denmark, April 25–27 2007, p. ThF3.
- [6] D. Taillaert, W. Bogaerts, P. Bienstman, T. Krauss, P. V. Daele, I. Moerman, S. Verstuyft, K. D. Mesel, and R. Baets, "An Out-of-Plane Grating Coupler for Efficient Butt-Coupling Between Compact Planar Waveguides and Single-Mode Fibers," *IEEE J. Quantum Electron.*, vol. 38, no. 7, pp. 949–955, Jul. 2002.

# LEOS\*2008

2008 IEEE LEOS Annual Meeting Conference Proceedings

9 - 13 November 2008 Marriot Newport Beach Hotel & Spa Nerport Beach, CA

